Skip to end of metadata
Go to start of metadata

You are viewing an old version of this page. View the current version.

Compare with Current View Page History

« Previous Version 18 Next »

About

The IOPMP is a hardware checker located in a bus fabric. It has the ability to check each transaction passing through it on the fly. It is an essential component used to create isolation spaces for trusted execution environments by controlling transactions initiated, especially by I/O agents. This project will help programmers of secure systems using the QEMU emulation as an alternative before their hardware supports IOPMP.
The IOPMP spec v1.0.0-draft4: https://github.com/riscv-non-isa/iopmp-spec/blob/main/riscv_iopmp_specification.pdf

Project Scope and Timelines

Addition to hw/misc/riscv_iopmp.c around:

  • IOPMP device which checks the permission of memory acces with source id (SID).

Change to hw/riscv/virt.c around:

  • Addition of "iopmp" and "iopmp_cascade" machine option.
  • When "iopmp" option is enabled:
    • Addition IOPMP device
    • The devices on the generic PCIe host bridge connect to the IOPMP device
  • When "iopmp_cascade" option is enabled
    • Addition IOPMP2 device which is connected after IOPMP device.


Components and Repos

Current verison(v5) patch
https://patchew.org/QEMU/20240112094335.922010-1-ethan84@andestech.com/

Stakeholders and Partners

Other QEMU for RISC-V contributors, including:

  • RISE
    • Daniel Henrique Barboza
  • External
    • Alistair Francis (QEMU for RISC-V maintainer)

Dependencies

None

Measure of Success

TBD

RISE Requirements

None

Status

Development

COMPLETED


Development Timeline

4Q2023


Dependencies

None


Upstreaming

INPROGRESS


Upstream Version

---


Contacts


  • No labels